etched
etched8d ago
New
From $500/yr

SI/PI Engineer

San Josefull-timemid
OtherEngineer
0 views0 saves0 applied

Quick Summary

Overview

About Etched Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200.

Key Responsibilities

Perform pre- and post-layout SI simulations for high-speed serial interfaces including PCIe Gen5/Gen6, 112G/224G Ethernet. Conduct channel analysis and link budget calculations; define topology constraints, trace geometry, stack-up requirements, and…

Technical Tools
pythonnetworking

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

We are looking for a Signal Integrity and Power Integrity (SI/PI) Engineer to join our platform electrical engineering team. In this role, you will own the SI/PI methodology for high-speed PCB and system designs — from early architecture through final release — ensuring electrical margins are met across interfaces running at multi-gigabit data rates.

Responsibilities

~1 min read
  • Perform pre- and post-layout SI simulations for high-speed serial interfaces including PCIe Gen5/Gen6, 112G/224G Ethernet.

  • Conduct channel analysis and link budget calculations; define topology constraints, trace geometry, stack-up requirements, and via optimization guidelines for PCB designers.

  • Develop and maintain COM, IBIS, S-parameter, and SPICE models; correlate simulation results against lab measurements.

  • Execute power delivery network (PDN) design and analysis: target impedance profiling, decoupling capacitor selection, AC/DC power analysis, and IR-drop simulation.

  • Drive DFI and design rule checks for SI/PI compliance; work with layout teams in Cadence Allegro / Sigrity or Ansys SIwave.

  • Collaborate with PCB design and layout engineers, and ASIC teams to define and review design guidelines early in the product lifecycle.

  • Support bring-up, debug signal quality issues, and document root-cause findings with clear corrective actions.

  • Develop and maintain simulation-to-hardware correlation databases to continuously improve modelling accuracy.

Requirements

~1 min read
  • B.S. or M.S. in Electrical Engineering or a closely related discipline.

  • 5+ years of hands-on SI/PI experience on high-speed designs (>1 Gbps serial links or DDR4/5 and HBM3/4 memory interfaces).

  • Proficiency with industry SI/PI EDA tools (Cadence Sigrity, Ansys SIwave/HFSS, Keysight ADS, or equivalent).

  • Strong understanding of transmission line theory, return-loss, insertion-loss, crosstalk, eye-diagram analysis, and jitter decomposition.

  • Experience with PDN modelling, target impedance methodology, and DC IR analysis.

  • Working knowledge of multi-layer PCB stack-up design and controlled-impedance trace routing.

  • Hands-on lab skills: S-parameter measurements with VNA, time-domain reflectometry (TDR), BERT operation, and oscilloscope probing techniques

Requirements

~1 min read
  • Prior work in data center, AI/ML accelerator, networking, or high-performance computing (HPC) hardware environments.

  • Experience scripting automated SI/PI simulation flows using Python or MATLAB to reduce manual simulation turnaround time.

What We Offer

~1 min read
Medical, dental, and vision packages with generous premium coverage$500 per month credit for waiving medical benefits
Housing subsidy of $2k per month for those living within walking distance of the office
Relocation support for those moving to San Jose (Santana Row)
Various wellness benefits covering fitness, mental health, and more
Daily lunch and dinner in our office

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in San Jose and Taipei, and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Location & Eligibility

Where is the job
San Jose
On-site at the office
Who can apply
Same as job location

Listing Details

Posted
April 30, 2026
First seen
May 6, 2026
Last seen
May 7, 2026

Posting Health

Days active
0
Repost count
0
Trust Level
29%
Scored at
May 6, 2026

Signal breakdown

freshnesssource trustcontent trustemployer trust
Newsletter

Stay ahead of the market

Get the latest job openings, salary trends, and hiring insights delivered to your inbox every week.

A
B
C
D
Join 12,000+ marketers

No spam. Unsubscribe at any time.

etchedSI/PI EngineerFrom $1k